FCCM 2022 Posters

AuthorsTitleSession
Mehdi Moghaddamfar (SAP SE - TU Dresden), Christian Färber (Intel Corporation), Norman May (SAP SE), Wolfgang Lehner and Akash Kumar (TU Dresden)FPGA-Based Database Query Processing on Arbitrarily Wide Tables1
Anqi Guo (Boston University), Tong Geng (Pacific Northwest National Laboratory), Yongan Zhang (Rice University), Pouya Haghi, Chunshu Wu (Boston University), Cheng Tan (Microsoft), Yingyan Lin (Rice University), Ang Li (Pacific Northwest National Laboratory) and Martin Herbordt (Boston University)FCsN: A FPGA-Centric SmartNIC Framework for Neural Networks1
Gyeongcheol Shin and Joo-Young Kim (KAIST)OpenMDS: An Open-Source Shell Generation Framework for High Performance Accelerator Design on Multi-Die FPGAs1
Ralf Kundel (Technical University of Darmstadt), Leonhard Nobach, Hans-Joerg Kolbe (Deutsche Telekom Technik GmbH), Tobias Meuser and Ralf Steinmetz (Technical University of Darmstadt)FPGA-assisted Massive Packet Queueing and Traffic Shaping at the Network Edge1
Lewis McLaughlin, Louise Crockett and Robert Stewart (Universiity of Strathclyde)A New Design Workflow for PYNQ Supported Xilinx Platforms Utilising the Simulink Environment for Vivado IPI Abstraction1
Rushi Patel, Pouya Haghi (Boston University), Shweta Jain, Andriy Kot, Venkata Krishnan (Intel Corporation), Mayank Varia and Martin Herbordt (Boston University)COPA Use Case: Distributed Secure Joint Computation1
Weikang Qiao, Licheng Guo (UCLA), Zhenman Fang (Simon Fraser University), Mau-Chung Frank Chang and Jason Cong (UCLA)TopSort: A High-Performance Two-Phase Sorting Accelerator Optimized on HBM-based FPGAs1
Mengshu Sun (Northeastern University), Sheng Lin, Shan Liu, Songnan Li (Tencent Media Lab), Yanzhi Wang (Northeastern University), Wei Jiang and Wei Wang (Tencent Media Lab)Hardware-Friendly Acceleration for Deep Neural Networks with Micro-Structured Compression1
Jihwan Cho, Dalta Imam Maulana and Wanyeong Jung (Korea Advanced Institute of Science and Technology)A Near-Memory Radix Sort Accelerator with Parallel 1-bit Sorter1
Lina Sawalha, Tawfiq Abuaita, Martin Cowely, Sergei Akhmatdinov and Adam Dubs (Western Michigan University)Accurate Performance and Power Prediction for FPGAs Using Machine Learning1
Jennifer Smith, John Bailey and Benjamin MazinHighly-Multiplexed Superconducting Detector Readout: Approachable High-Speed FPGA Design1
Seyed Alireza Damghani and Kenneth B. Kent (University of New Brunswick)Odin-II Partial Technology Mapping for Yosys Coarse-grained Netlists in VTR2
Yuan Meng, Hongjiang Men and Viktor Prasanna (University of Southern California)Accelerating Deformable Convolution Networks2
Hanning Chen and Mohsen Imani (University of California, Irvine)Density-Aware Parallel Hyperdimensional Genome Sequence Matching2
Cornelia Wulf, Najdet Charaf and Diana Goehringer (Technische Universitaet Dresden)Scheduling of Hardware Tasks in Reconfigurable Mixed-Criticality Systems2
Rushi Patel, Pouya Haghi (Boston University), Shweta Jain, Andriy Kot, Venkata Krishnan (Intel Corporation), Mayank Varia and Martin Herbordt (Boston University)COPA Use Case: Distributed Secure Joint Computation2
Tomoya Yokono, Yoshiro Yamabe, Kenji Tanaka, Yuki Arikawa and Teruaki Ishizaki (Nippon Telegraph and Telephone Corporation)FPGA-based Accelerators System with Low Latency Autonomous DMA Engine3
Najdet Charaf, Christoph Tietz and Diana Goehringer (Technische Universität Dresden)MaNaBIT: A Versatile Tool for Manipulating and Analyzing FPGA Bitstreams3
Junning Fan and Oliver Diessel (UNSW)On the Single Event Upset Vulnerability and Mitigation of Binarized Neural Networks on FPGAs3
Yun Wang, Qiang Liu and Shun Yan (Tianjin University)DQI: A Dynamic Quantization Method for Efficient Deep Neural Network Inference Accelerators3
Saeid Gorgin, Mohammad Hosein Gholamrezaei, Danial Javaheri and Jeong-A Lee (Chosun University)An Efficient FPGA Implementation of k-Nearest Neighbors (k-NN) via Online Arithmetic3
Xu Shengjun, Huang Wenjin and Huang Yihua (Sun Yat-sen University)TFR-GCN: A GCN Accelerator with Tile-Fusing Strategy3
Peng Xue (Shenzhen Institute of Advanced Technology, Chinese Academy of Sciences), Lunshuai Pan, Litao Sun (School of Electronic Science and Engineering, Southeast University) and Mingqiang Huang (Shenzhen Institute of Advanced Technology, Chinese Academy of Sciences)Dual-Line-Systolic Array for High Performance CNN Accelerator3
Shaodong Zheng (Fuzhou University), Ruiqi Chen (Nanjing Qujike Info-tech Co., Ltd.), Yuhanxiao Ma (New York University), Zhengdong Kang (Fuzhou University), Chao Chen (Southeast University) and Shizhen Huang (Fuzhou University)Biological Activity Prediction of GPCR-targeting Ligands on Heterogeneous FPGA-based Accelerators3
Xingyue Qian, Jian Shi, Li Shi, Haoyang Zhang (Shanghai Jiao Tong University), Lijian Bian (Shanghai AnLogic Infotech Co., Ltd) and Weikang Qian (Shanghai Jiao Tong University)Exploiting Scheduling Information for Efficient High-Level Synthesis Design Space Exploration3
Yutaka Urino, Takanori Shimizu, Hiroshi Yamaguchi (PETRA), Kenji Mizutani (NEC Corporation), Shigeru Nakamura, Tatsuya Usuki (PETRA) and Michihiro Koibuchi (National Institute of Informatics)A Scalable Distributed Radix Sorter for FPGA Clusters using High-Bandwidth Memory Networks3
Stewart Denholm and Wayne Luk (Imperial College)Mixed-Resource Compute Pools on FPGAs4
Nicolai Fiege (University of Kassel), Patrick Sittel (Sartorius) and Peter Zipf (University of Kassel)Improving Energy Efficiency in Loop Pipelining by Rational-II Modulo Scheduling4
Emmmanuel Chailloux (Sorbonne University), Jocelyn Sérot (Blaise Pascal University) and Loïc Sylvestre (Sorbonne University)A Virtual Machine Approach for High-level FPGA Programming4
Nick Brown (The University of Edinburgh)A programming model for developing Application Specific Dataflow Machines on FPGAs4
Suhail Basalama, Atefeh Sohrabizadeh, Jie Wang and Jason Cong (UCLA)A Versatile Systolic Array for Transposed and Dilated Convolution on FPGA4
Jianyi Cheng, John Wickerson and George Constantinides (Imperial College London)Dynamic C-Slow Pipelining for HLS5
Michalis Pardalos, Yann Herklotz and John Wickerson (Imperial College London)Resource Sharing for Verified High-Level Synthesis5
Lana Josipovic (ETH Zurich); Axel Marmet, Andrea Guerrieri and Paolo Ienne (EPFL)Resource sharing in dataflow circuits5
Tiancheng Xu, Scott Rixner and Alan Cox (Rice University)An FPGA Accelerator for Genome Variant Calling5
Ecenur Ustun, Ismail San (Cornell University), Jiaqi Yin, Cunxi Yu (The University of Utah), and Zhiru Zhang (Cornell University)IMpress: Large Integer Multiplication Expression Rewriting for FPGA HLS5
Xiang Li, Russell Tessier and Daniel Holcomb (University of Massachusetts Amherst)Precise Fault Injection to Enable DFIA for Attacking AES in Remote FPGAs5